## RC2207

## Voltage Controlled Oscillator

## Features

- Excellent temperature stability $-20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$
- Linear frequency sweep
- Adjustable duty cycle - $0.1 \%$ to $99.9 \%$
- Two or four level FSK capability
- Wide sweep range - 1000:1 min.
- Logic compatible input and output levels
- Wide supply voltage range $- \pm 4 \mathrm{~V}$ to $\pm 13 \mathrm{~V}$
- Low supply sensitivity $\pm 0.15 \% / \mathrm{V}$
- Wide frequency range -0.01 Hz to 1 MHz
- Simultaneous triangle and squarewave outputs


## Applications

- FSK generation
- Voltage and current-to-frequency conversion
- Stable phase-locked loop
- Waveform generation triangle, sawtooth, pulse, squarewave
- FM and sweep generation


## Description

The RC2207 is a monolithic voltage-controlled oscillator (VCO) integrated circuit featuring excellent frequency stability and a wide tuning range. The circuit provides simultaneous triangle and squarewave outputs over a frequency range of 0.01 Hz to 1 MHz . It is ideally suited for FM, FSK and sweep or tone generation as well as for phase-locked loop applications.

As shown in the Block Diagram, the circuit is comprised of four functional blocks: a variable-frequency oscillator which generates the basic periodic waveforms; four current switches actuated by binary keying inputs; and buffer amplifiers for both the triangle and squarewave outputs. The internal switches transfer the oscillator current to any of four external timing resistors to produce four discrete frequencies which are selected according to the binary logic levels at the keying terminals (pins 8 and 9).

The RC2207 has a typical drift specification of $20 \mathrm{ppm} /{ }^{\circ} \mathrm{C}$. The oscillator frequency can be linearly swept over a 1000:1 range with an external control voltage; and the duty cycle of both the triangle and the squarewave outputs can be varied from $0.1 \%$ to $99.9 \%$ to generate stable pulse and sawtooth waveforms.

## Block Diagram



## Pin Assignments



## Pin Descriptions

| Pin Name | Pin Number | Pin Function Description |
| :---: | :---: | :---: |
| Bias for Single Supply | 11 | For single supply operations, pin 11 should be externally biased to a potential between $+\mathrm{V}_{\mathrm{s}} / 3$ and $+\mathrm{V}_{\mathrm{s}} / 2$ (see Figure 8). The bias current at pin 11 is nominally $5 \%$ of the total oscillation timing current IT. |
| Binary Keying Inputs | 8, 9 | The internal impedance at these pins is approximately $5 \mathrm{k} \Omega$. Keying levels are $<1.4 \mathrm{~V}$ for zero and $>3 \mathrm{~V}$ for one logic levels referenced to the DC voltage at pin 10 . |
| Ground | 10 | For split supply operation, this pin serves as circuit ground. For single supply operation, pin 10 should be AC grounded through a $1 \mu \mathrm{~F}$ bypass capacitor. During split supply operation, a ground current of 2 IT flows out of this terminal, where IT is the total timing current. |
| Squarewave Output | 13 | The squarewave output at pin 13 is an open-collector stage capable of sinking up to 20 mA of load current. RL serves as a pull-up load resistor for this output. Recommended values for RL range from $1 \mathrm{k} \Omega$ to $10 \mathrm{k} \Omega$ |
| Supply Voltage $(+\mathrm{V} \mathrm{~S},-\mathrm{V} \mathrm{~S})$ | 1,12 | The RC2207 is designed to operate over a power supply range of +4 V to $\pm 13 \mathrm{~V}$ for split supplies, or 8 V to 26 V for single supplies. At high supply voltages, the frequency sweep range is reduced. Performance is optimum for $\pm 6 \mathrm{~V}$, or 12 V single supply operation. |
| Timing Capacitor | 2, 3 | The oscillator frequency is inversely proportional to the timing capacitor, C. The minimum capacitance value is limited by stray capacitances and the maximum value by physical size and leakage current considerations. Recommended values range from 100 pF to $100 \mu \mathrm{~F}$. The capacitor should be non-polarized. |
| Timing Resistors (R1-R4) | 4-7 | The timing resistors determine the total timing current, IT, available to charge the timing capacitor. Values for timing resistors can range from 1.5 $\mathrm{k} \Omega$ to $2 \mathrm{M} \Omega$; however, for optimum temperature and power supply stability, recommended values are $4 \mathrm{k} \Omega$ to $200 \mathrm{k} \Omega$. To avoid parasitic pick up, timing resistor leads should be kept as short as possible. For noise environments, unused or deactivated timing terminals should be bypassed to ground through $0.1 \mu \mathrm{~F}$ capacitors. Otherwise, they may be left open. |
| Trianglewave Output | 14 | The output at pin 14 is a trianglewave with a peak swing of approximately one-half of the total supply voltage. Pin 14 has a very low output impedance of $10 \Omega$ and is internally protected against short circuits. <br> Notice that the triangle waveform linearity is sensitive to parasite coupling between the square and the trianglewave outputs (pins 13 and 14). In board layout or circuit wiring, care should be taken to minimize stray wiring capacitance between those pins. |

## Absolute Maximum Ratings

| Parameter | Min. | Max. | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage |  | +26 | V |
| Storage Temperature Range | -65 | +150 | V |
| Operating Temperature Range | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Lead Soldering Temperature (60 seconds) |  | +300 | ${ }^{\circ} \mathrm{C}$ |

Thermal Characteristics

|  | Ceramic DIP | SOIC | Plastic DIP |
| :--- | :---: | :---: | :---: |
| Maximum Juncton Temperature | $+175^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ | $+125^{\circ} \mathrm{C}$ |
| Maximum PD TA $<50^{\circ} \mathrm{C}$ | 1042 mW | 300 mW | 468 mW |
| Thermal Resistance, $\theta$ JC | $60^{\circ} \mathrm{C} / \mathrm{W}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ | $60^{\circ} \mathrm{C} / \mathrm{W}$ |
| Thermal Resistance, $\theta$ JA | $120^{\circ} \mathrm{C} / \mathrm{W}$ | $200^{\circ} \mathrm{C} / \mathrm{W}$ | $160^{\circ} \mathrm{C} / \mathrm{W}$ |
| For TA $>50^{\circ} \mathrm{C}$ Derate at | $8.33 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $5.0 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ | $6.25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ |

## Electrical Characteristics

(Test Circuit of Figure 1, $\mathrm{VS}= \pm 6 \mathrm{~V}, \mathrm{TA}=+25^{\circ} \mathrm{C}, \mathrm{C}=5000 \mathrm{pF}, \mathrm{R} 1=\mathrm{R} 2=\mathrm{R} 3=\mathrm{R} 4=20 \mathrm{k} \Omega, R \mathrm{~L}=4.7 \Omega$ binary inputs grounded, S1 and S2 closed unless otherwise specified)


## Note:

1. Guaranteed by design.

## Typical Performance Characteristics



Figure 1. Typical Operating Range for Split Supply Voltage

${ }^{1} \mathrm{R} T=$ Parallel Combination of Activated Timing Resistors
Figure 3. Recommended Timing Resistor Value vs.
Power Supply Voltage


Figure 5. Pulse and Sawtooth Outputs


Figure 2. Frequency Accuracy vs. Timing Resistance


Figure 4. Normalized Frequency Drift vs. Supply Voltage


Figure 6. Normalized Frequency Drift vs. Temperature

## Applications Information

## Precautions

The following precautions should be observed when operating the RC2207 family of integrated circuits:

- Pulling excessive current from the timing terminals will adversely affect the temperature stability of the circuit. To minimize this disturbance, it is recommended that the total current drawn from pins 4, 5, 6 and 7 be limited to $<6$ mA . In addition, permanent damage to the device may occur if the total timing current exceeds 10 mA .
- Terminals $2,3,4,5,6$ and 7 have very low internal impedance and should, therefore, be protected from accidental shorting to ground or the supply voltages.
- The keying logic pulse amplitude should not exceed the supply voltage.


## Split Supply Operation

Figure 7 is the recommended circuit connection for split supply operation. The frequency of operation is determined by the timing capacitor $(\mathrm{C})$ and the activated timing resistors (R1 through R4). The timing resistors are activated by the logic signals at the binary keying inputs (pins 8 and 9), as shown in Table 1. If a single timing resistor activated, the frequency is $1 / \mathrm{RC}$.

Otherwise, the frequency is either $1 /(\mathrm{R} 1| | \mathrm{R} 2) \mathrm{C}$ or 1/(R1| R 4$) \mathrm{C}$.

Table 1. Logic Table for Binary Keying Controls

| Logic Level |  | Selected Timing Pins | Frequency | Definitions |
| :---: | :---: | :---: | :---: | :---: |
| 8 | 9 |  |  |  |
| 0 | 6 | $f 1$ | $\mathrm{f}_{1}=1 / \mathrm{R} 3 \mathrm{C}$ | $\Delta f 1=1 / R 4 C$ |
| 0 | 1 | 6 \& 7 | $\mathrm{f}_{1}+\Delta \mathrm{f}_{1}$ | $\begin{aligned} & \mathrm{f} 2=1 / \mathrm{R} 2 \mathrm{C} \\ & \Delta \mathrm{f} 2=1 / \mathrm{R} 1 \mathrm{C} \end{aligned}$ |
| 1 | 0 | 5 | f2 | Logic levels: 0 = Ground |
| 14 | \&5 | $\mathrm{f} 2+\mathrm{f} \Delta 2$ | Logic levels: | $1=\geq 3 \mathrm{~V}$ |

Note:

1. For single supply operation, logic levels are referenced to voltage at pin 10.

The squarewave output is obtained at pin 13 and has a peak-to-peak voltage swing equal to the supply voltages. This output is an open-collector type and requires an external pull-up load resistor (nominally $5 \mathrm{k} \Omega$ ) to the positive supply. The triangle waveform obtained at pin 14 is centered about ground and has a peak amplitude of $+\mathrm{V} / 2$.

The circuit operates with supply voltages ranging from $\pm 4 \mathrm{~V}$ to it $\pm 13 \mathrm{~V}$. Minimum drift occurs with $\pm 6 \mathrm{~V}$ supplies.

## Single Supply Operation

The circuit should be interconnected as shown in Figure 8 for single supply operation. Pin 12 should be grounded, and pin 11 biased from +V s through a resistive divider to a value of bias voltage between $+\mathrm{V}_{\mathrm{S}} / 3$ and $+\mathrm{V}_{\mathrm{S}} / 2$. Pin 10 is bypassed to ground through a $0.1 \mu \mathrm{~F}$ capacitor.


Note: This circuit is for Bench Tests only. DC testing is normally performed with automated test equipment using an equivalent circuit.

Figure 7. Test Circuit for Split Supply Operation


Figure 8. Test Circuit for Single Supply Operation

For single supply operation, the DC voltage at pin 10 and the timing terminals (pins 4 through 7) are equal and approximately 0.6 V above $\mathrm{V}_{\mathrm{B}}$, the bias voltage at pin 11 . The logic levels at the binary keying terminals are referenced to the voltage at pin 10.

## On-Off Keying

The RC2207 can be keyed on and off by simply activating an open circuited timing pin. Under certain conditions, the circuit may exhibit very low frequency ( $<1 \mathrm{~Hz}$ ) residual oscillation in the off state due to internal bias current. If this effect is undesirable, it can be eliminated by connecting a $10 \mathrm{M} \Omega$ resistor from pin 3 to + VS.

## Frequency Control (Sweep and FM)

The frequency of operation is controlled by varying the total timing current, IT, drawn from the activated timing pin 4, 5, 6 or 7 . The timing current can be modulated by applying a control voltage, $\mathrm{V}_{\mathrm{C}}$, to the activated timing pin through a series resistor $\mathrm{R}_{\mathrm{C}}$ as shown in Figure 9.

For split supply operation, a negative control voltage, $\mathrm{V}_{\mathrm{C}}$, applied to the circuit of Figure 9 causes the total timing current, IT, and the frequency, to increase.

As an example, in the circuit of Figure 9, the binary keying inputs are grounded. Therefore, only timing pin 6 is activated.

The frequency of operation determined by:

$$
\mathrm{f}=\frac{1}{\mathrm{R} 3 \mathrm{C}_{\mathrm{B}}}\left[1-\frac{\mathrm{V}_{\mathrm{C}} \mathrm{R} 3}{\left(\mathrm{R}_{\mathrm{C}}\right)\left(-\mathrm{V}_{\mathrm{C}}\right)}\right] \mathrm{Hz}
$$

## Pulse and Sawtooth Operation

The duty cycle of the output waveforms can be controlled by frequency shift keying at the end of every half cycle of oscillator output. This is accomplished by connecting one or both of the binary keying inputs (pin 8 or 9 ) to the squarewave output at pin 13. The output waveforms can then be converted to positive or negative pulses and sawtooth waveform.

Figure 10 is the recommended circuit connection for duty cycle control. Pin 8 is shorted to pin 13 so that the circuit switches between the 00 and the 10 logic states given in Table 1. Timing pin 5 is activated when the output is high, and pin 6 is activated when the squarewave output goes to a low state.

The duty cycle of the output waveforms given as:

$$
\text { Duty Cycle }=\frac{\mathrm{R} 2}{\mathrm{R} 2+\mathrm{R} 3}
$$

and can be varied from $0.1 \%$ to $99.9 \%$ by proper choice of timing resistors. The frequency of oscillation, f , is given as:

$$
\mathrm{f}=\frac{2}{\mathrm{C}}\left[\frac{1}{\mathrm{R} 2+\mathrm{R} 3}\right]
$$

The frequency can be modulated or swept without changing the duty cycle by connecting R2 and R3 to a common control voltage $\mathrm{V}_{\mathrm{C}}$ instead of to -VS. The sawtooth and the pulse output waveforms are shown in the Typical Performance Characteristics Graphs.


Figure 9. Frequency Sweep Operation


Figure 10. Pulse and Sawtooth Generation

## Mechanical Dimensions

## 14-Lead SOIC

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | .053 | .069 | 1.35 | 1.75 |  |
| A 1 | .004 | .010 | 0.10 | 0.25 |  |
| B | .013 | .020 | 0.33 | 0.51 |  |
| C | .008 | .010 | 0.19 | 0.25 | 5 |
| D | .336 | .345 | 8.54 | 8.76 | 2 |
| E | .150 | .158 | 3.81 | 4.01 | 2 |
| e | .050 |  | BSC | 1.27 |  |
| H | .228 | .244 | 5.79 | 6.20 |  |
| h | .010 | .020 | 0.25 | 0.50 |  |
| L | .016 | .050 | 0.40 | 1.27 | 3 |
| N | 14 |  |  | 14 |  |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ | $00^{\circ}$ | $8^{\circ}$ |  |
| ccc | - | .004 | - | 0.10 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E" do not include mold flash. Mold flash or protrusions shall not exceed .010 inch ( 0.25 mm ).
3. " L " is the length of terminal for soldering to a substrate.
4. Terminal numbers are shown for reference only.
5. " C " dimension does not include solder finish thickness.
6. Symbol " N " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 14-Lead Plastic DIP

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .210 | - | 5.33 |  |
| A1 | .015 | - | .38 | - |  |
| A2 | .115 | .195 | 2.93 | 4.95 |  |
| B | .014 | .022 | .36 | .56 |  |
| B1 | .045 | .070 | 1.14 | 1.78 |  |
| C | .008 | .015 | .20 | .38 | 4 |
| D | .725 | .795 | 18.42 | 20.19 | 2 |
| D1 | .005 | - | .13 | - |  |
| E | .300 | .325 | 7.62 | 8.26 |  |
| E1 | .240 | .280 | 6.10 | 7.11 | 2 |
| e | .100 BSC | 2.54 BSC |  |  |  |
| eB | - | .430 | - | 10.92 |  |
| L | .115 | .200 | 2.92 | 5.08 |  |
| N | 14 |  |  | 14 |  |

## Notes:

1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
2. "D" and "E1" do not include mold flashing. Mold flash or protrusions shall not exceed .010 inch $(0.25 \mathrm{~mm})$.
3. Terminal numbers are shown for reference only.
4. "C" dimension does not include solder finish thickness.
5. Symbol " $N$ " is the maximum number of terminals.


Mechanical Dimensions (continued)

## 14-Lead Ceramic DIP

| Symbol | Inches |  | Millimeters |  | Notes |
| :--- | :---: | :---: | :---: | :---: | :---: |
|  | Min. | Max. | Min. | Max. |  |
| A | - | .200 | - | 5.08 |  |
| b 1 | .014 | .023 | .36 | .58 | 8 |
| b 2 | .045 | .065 | 1.14 | 1.65 | 2 |
| c 1 | .008 | .015 | .20 | .38 | 8 |
| D | - | .785 | - | 19.94 | 4 |
| E | .220 | .310 | 5.59 | 7.87 | 4 |
| e | .100 BSC |  | 2.54 BSC |  | 5,9 |
| eA | .300 BSC |  | 7.62 BSC | 7 |  |
| L | .125 | .200 | 3.18 | 5.08 |  |
| Q | .015 | .060 | .38 | 1.52 | 3 |
| s1 | .005 | - | .13 | - | 6 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ |  |

## Notes:

1. Index area: a notch or a pin one identification mark shall be located adjacent to pin one. The manufacturer's identification shall not be used as pin one identification mark.
2. The minimum limit for dimension "b2" may be $.023(.58 \mathrm{~mm})$ for leads number 1, 7,8 and 14 only.
3. Dimension " Q " shall be measured from the seating plane to the base plane.
4. This dimension allows for off-center lid, meniscus and glass overrun.
5. The basic pin spacing is $.100(2.54 \mathrm{~mm})$ between centerlines. Each pin centerline shall be located within $\pm .010(.25 \mathrm{~mm})$ of its exact longitudinal position relative to pins 1 and 14.
6. Applies to all four corners (leads number 1, 7, 8, and 14).
7. "eA" shall be measured at the center of the lead bends or at the centerline of the leads when " $\alpha$ " is $90^{\circ}$.
8. All leads - Increase maximum limit by .003 (.08mm) measured at the center of the flat, when lead finish applied.
9. Twelve spaces.


## Ordering Information

| Part Number | Package | Operating Temperature Range |
| :--- | :---: | :---: |
| RC2207M | 14 Lead SOIC | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RC2207N | 14 Lead Plastic DIP | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| RV2207M | 14 Lead SOIC | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RV2207N | 14 Lead Plastic DIP | $-25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| RM2207D | 14 Lead Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| RM2207D/883B | 14 Lead Ceramic DIP | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |

## Note:

1. /883B suffix denotes MIL-STD-883, Level B processing

The information contained in this data sheet has been carefully compiled; however, it shall not by implication or otherwise become part of the terms and conditions of any subsequent sale. Raytheon's liability shall be determined solely by its standard terms and conditions of sale. No representation as to application or use or that the circuits are either licensed or free from patent infringement is intended or implied. Raytheon reserves the right to change the circuitry and any other data at any time without notice and assumes no liability for errors.

## LIFE SUPPORT POLICY:

Raytheon's products are not designed for use in life support applications, wherein a failure or malfunction of the component can reasonably be expected to result in personal injury. The user of Raytheon components in life support applications assumes all risk of such use and indemnifies Raytheon Company against all damages.

Raytheon Electronics
Semiconductor Division
350 Ellis Street
Mountain View, CA 94043
415.968.9211

FAX 415.966.7742

